

## FMC-IMAGEON + VITA-2000-C Getting Started Design Tutorial

25 February 2016 Version 2015\_4

#### **Overview**

The FMC-IMAGEON Getting Started Reference Design illustrates the following capabilities of the FMC-IMAGEON FMC module:

- Driving video content on the HDMI output interface
- Receiving video content from the HDMI input interface
- Receiving video content from the VITA-2000 image sensor



Figure 1 – ON Semiconductor Image Sensor with HDMI Input/Output FMC Bundle

### **Objectives**

This tutorial will guide the user how to:

- · Retrieve the design files from the public Avnet git repository
- Build the reference design
- Execute the reference design on hardware

© 2015 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.

NOTICE OF DISCLAIMER: Avnet is providing this design, code, or information "as is." By providing the design, code, or information as one possible implementation of this feature, application, or standard, Avnet makes no representation that this implementation is free from any claims of infringement. You are responsible for obtaining any rights you may require for your implementation. Avnet expressly disclaims any warranty whatsoever with respect to the adequacy of the implementation, including but not limited to any warranties or representations that this implementation is free from claims of infringement and any implied warranties of merchantability or fitness for a particular purpose.



### **Reference Design Overview**

The example design uses the Zynq processing system (PS) to initialize the VITA-2000-C camera, the HDMI input interface, as well as the HDMI output interface. The design also implements a simple image sensor pipeline (ISP) and video frame buffer inside the programmable logic (PL).

The following figure illustrates the block diagram for the programmable logic (PL) hardware implementation.



Figure 2 – FMC-IMAGEON Getting Started Reference Design – Hardware Block Diagram

Valid licenses (hardware evaluation, or full license) are required for the following video IP cores:

- Color Filter Array Interpolation (CFA) v7.0
- Chroma Resampler v4.0
- Video On Screen Display (OSD) v6.0
- RGB to YcrCb Color-Space Converter v7.1
- Video Timing Controller (VTC) v6.1

www.microzed.org Page 2 of 21



## **Experiment Setup**

This tutorial makes use of Xilinx Vivado Design Suite in scripting mode in order to create a project. The resulting project can be opened with the graphical (GUI) version of the tools for further analysis and modification.

#### Software

The software required to build, and execute the reference design is:

- Windws-7 64-bit
- Terminal Emulator (HyperTerminal or TeraTerm)
- Xilinx Vivado Design Suite 2015.4
- MicroZed Board Definition Install for Vivado 2015.4
  - o <a href="http://www.microzed.org/support/documentatio">http://www.microzed.org/support/documentatio</a>n/1519

#### **Hardware**

The hardware required to build, and execute the reference design is:

- Win-7 PC with a recommended 2 GB RAM available for the Xilinx tools to complete a XC7Z020 design¹
- One of the following supported FMC carriers:
  - o ZC702
  - o ZedBoard
  - MicroZed 7020 SOM + FMC Carrier Card
- ON Semiconductor Image Sensor with HDMI Input/Output FMC Bundle, including:
  - o FMC-IMAGEON FMC module
  - VITA-2000-C Camera module (optional)
- HDMI (or DVI-D) video source
- HDMI monitor (1080P60 capable)
- USB cable (Type A to Micro-USB Type B)
- 4GB MicroSD card

www.microzed.org Page **3** of **21** 

<sup>&</sup>lt;sup>1</sup> Refer to <a href="http://www.xilinx.com/design-tools/vivado/memory.htm">http://www.xilinx.com/design-tools/vivado/memory.htm</a>



# **Experiment 1: Licensing the Video and Image Processing Pack IP Cores**

This reference design uses several of the Xilinx Video and Image Processing Pack IP cores. In order to build the hardware design, valid licenses (hardware evaluation, or full license) are required for the following video IP cores:

- Color Filter Array Interpolation (CFA) v7.0
- Chroma Resampler v4.0
- Video On Screen Display (OSD) v6.0
- RGB to YcrCb Color-Space Converter v7.1
- Video Timing Controller (VTC) v6.1

Follow these steps to request an evaluation license:

- Navigate to the "Video and Image Processing Pack" product page on the Xilinx web site: http://www.xilinx.com/products/intellectual-property/ef-di-vid-img-ip-pack.html
- 2. Click the Evaluate link located on the right of the web page, and follow the online instructions



Figure 3 - Video and Image Processing Pack - product page

3. The generated license file is sent by email. Follow the enclosed instructions to add the evaluation license features for the Video and Image Processing Pack.

www.microzed.org Page 4 of 21



## **Experiment 2: Retrieve the design files**

In this section, the design files for the reference design will be retrieved from the Avnet git repository.

- 1. Navigate to the following web site: <a href="https://github.com/Avnet/hdl">https://github.com/Avnet/hdl</a>
- 2. Click the branch:master button
- 3. Specify the following search criteria: fmc\_imageon\_gs
- 4. Click the Tags tab



Figure 4 – Avnet GitHub repository – Retrieving specific version with tag

5. Select the **fmc\_imageon\_gs\_MZ7020\_FMCCC\_20160225\_161355** tag
This will retrieve a known working version of the design files for the FMC-IMAGEON Getting Started reference design.

www.microzed.org Page **5** of **21** 



6. Click the Download ZIP file button



Figure 5 - Avnet GitHub repository - Download ZIP

- 7. Create an "Avnet" directory in your root C:\ drive
- 8. Save hdl-fmc\_imageon\_gs\_MZ7020\_FMCCC\_20160225\_161355.zip file to the C:\Avnet directory, and extract the contents of the zip file in this directory
- 9. Rename the "hdl-fmc\_imageon\_gs\_MZ7020\_FMCCC\_20160225\_161355" directory to "hdl"

You should see the following directory structure



Figure 6 - Extracted C:\Avnet\hdl directory structure

**NOTE**: the exact directory name is not critical, but it must remain short on Windows machines, due to the directory length limitation of Windows

The **C:\Avnet\hdl** repository contains the following sub-directories:

| Directory                     | Content Description                                      |
|-------------------------------|----------------------------------------------------------|
| C:\Avnet\hdl\ <b>Boards</b>   | contains board related files                             |
| C:\Avnet\hdl\ <b>IP</b>       | contains the IP cores used by the ref designs            |
| C:\Avnet\hdl\ <b>Projects</b> | contains project related files                           |
| C:\Avnet\hdl\ <b>Scripts</b>  | contains scripts used to automatically build the designs |

www.microzed.org Page 6 of 21



For the FMC-IMAGEON Getting Started reference design, the following content is of interest:

| Directory                               | Content Description                       |
|-----------------------------------------|-------------------------------------------|
| C:\Avnet\hdl\IP\avnet_hdmi_in           | IP cores (including HDL source)           |
| C:\Avnet\hdl\IP\avnet_hdmi_out          | for the HDMI input/output interfaces      |
|                                         | including embedded sync code              |
|                                         | insertion/detection                       |
| C:\Avnet\hdl\IP\ <b>onsemi_vita_spi</b> | IP core (including HDL source)            |
|                                         | for the SPI controller for use with the   |
|                                         | VITA/PYTHON image sensors                 |
| C:\Avnet\hdl\IP\ <b>onsemi_vita_cam</b> | IP core (including HDL source)            |
|                                         | for the VITA/PYTHON camera receiver       |
| C:\Avnet\hdl\Projects\fmc_imageon_gs    | files for the FMC-IMAGEON Getting Started |
|                                         | reference design                          |
| C:\Avnet\hdl\Scripts\                   | script to build the FMC-IMAGEON Getting   |
| make_fmc_imageon_gs.tcl                 | Started reference design                  |

By default, the script will build the design for the ZC702, ZEDBOARD, and MicroZed7020 + FMC Carrier Card.

Edit the make\_fmc\_imageon\_gs.tcl script to only build for your FMC carrier.
 As an example, if you have a MicroZed 7020 SOM + FMC carrier card, comment out the build for the ZC702 and ZEDBOARD, as shown below:

```
# Build FMC-IMAGEON + VITA-2000-C Getting Started design for the ZC702
#set argv [list board=ZC702 project=fmc_imageon_gs sdk=yes]
#set argc [llength $argv]
#source ./make.tcl -notrace

# Build FMC-IMAGEON + VITA-2000-C Getting Started design for the ZedBoard
#set argv [list board=ZEDBOARD project=fmc_imageon_gs sdk=yes]
#set argc [llength $argv]
#source ./make.tcl -notrace

# Build FMC-IMAGEON + VITA-2000-C Getting Started design
# for the MicroZed-7020 + FMC Carrier Card
set argv [list board=MZ7020_FMCCC project=fmc_imageon_gs sdk=yes]
set argc [llength $argv]
source ./make.tcl -notrace
```

Figure 7 – Editing the make script to build for MicroZed FMC Carrier Card

www.microzed.org Page **7** of **21** 



## **Experiment 3: Build the reference design**

In this section, the Vivado project will be created and built with TCL scripts, implementing the FMC-IMAGEON Getting Started reference.

- 1. From the Start menu, open the "Vivado 2015.4 TCL Shell" console
- 2. Change to the C:\Avnet\hdl\Scripts directory

```
***** Vivado v2015.4 (64-bit)

**** SW Build 1412921 on Wed Nov 18 09:43:45 MST 2015

**** IP Build 1412160 on Tue Nov 17 13:47:24 MST 2015

** Copyright 1986-2015 Xilinx, Inc. All Rights Reserved.

Vivado% cd C:/Avnet/hdl/Scripts

Vivado%
```

Figure 8 – Vivado 2015.4 TCL Shell – Changing to C:/Avnet/hdl/Scripts directory

3. Launch the build with the "source ./make\_fmc\_imageon\_gs.tcl" command

```
Vivado% source ./make embv python1300c fb.tcl
# set argv [list board=MZ7020 FMCCC project=fmc imageon gs sdk=yes
version override=yes]
# set argc [llength $argv]
# source ./make.tcl -notrace
Welcome to the Avnet Project Builder
+----+
| Setting | Configuration
+----+
       MZ7020 FMCCC
+----+
| Project | fmc imageon gs
+----+
       | yes
| Version override | yes
```

Figure 9 - Vivado 2015.4 TCL Shell - Launching the build

www.microzed.org Page 8 of 21



As a convenience, before building the hardware design, the scripts will verify if valid licenses are installed for the video IP cores used in the design.

| **** Check for Video IP core licenses |                             |  |  |
|---------------------------------------|-----------------------------|--|--|
| Video IP Core                         |                             |  |  |
| v_cfa                                 | VALID (Hardware Evaluation) |  |  |
| v_cresample                           | VALID (Hardware Evaluation) |  |  |
|                                       | VALID (Hardware Evaluation) |  |  |
| v_rgb2ycrcb                           | VALID (Full License)        |  |  |
| ·                                     | VALID (Full License)        |  |  |
| '                                     |                             |  |  |

Figure 10 – Vivado 2015.4 TCL Shell – Video IP Core license verification

Each of the video IP cores requires a full license or hardware evaluation license in order to successfully build a bitstream.

The build will perform the following steps, where {BOARD} will be one of ZC702, ZEDBOARD, or MZ7020 FMCCC:

- Create and build the hardware design with Vivado 2015.4, including the IP Integrator block design
  - C:\Avnet\hdl\Projects\fmc\_imageon\_gs.xpr
- Create and build the SDK workspace, including board support package (BSP), software application, and first stage boot loader (FSBL)
  - C:\Avnet\hdl\Projects\fmc\_imageon\_gs\{BOARD}\fmc\_imageon\_gs.sdk
- Create the SD card image (BOOT.bin)
  - C:\Avnet\hdl\Projects\fmc\_imageon\_gs\{BOARD}\**BOOT.bin**

www.microzed.org Page **9** of **21** 



## **Experiment 4: Execute the reference design on hardware**

This section describes how to execute the reference design on the hardware.

For instructions on how to setup the hardware, please refer to the Getting Started Guide for your FMC carrier, and the FMC-IMAGEON + VITA-2000.

#### **Booting from SD card image**

The BOOT.bin SD card image created in the previous experiment can be used to execute the reference design on hardware.

For more detailed instructions on how to boot from the SD card, please refer to the Getting Started Guide for your FMC carrier card.

#### **Booting from JTAG with SDK**

The hardware and software can also be loaded to hardware using SDK 2015.4 and a JTAG emulator.

For more detailed instructions on how to boot from the JTAG, please refer to the Getting Started Guide for your FMC carrier card, then open the SDK workspace.

1. Launch SDK 2015.4, and specify the following directory for the SDK workspace:

C:\Avnet\hdl\Projects\fmc imageon gs\{BOARD}\fmc imageon gs.sdk



Figure 11 – SDK – Specifying SDK workspace

www.microzed.org Page **10** of **21** 





- 2. Close the Welcome Window
- 3. In the SDK menu, select Xilinx Tools => Repositories
- 4. Verify that the following Local Repository is specified:

#### C:\Avnet\hdl\Projects\fmc\_imageon\_gs\software\sw\_repository



Figure 12 - SDK - Specifying local repository

5. If the local repository is not specified, click on the **New** button, navigate to the following directory, then click **OK**.

C:\Avnet\hdl\Projects\fmc\_imageon\_gs\software\sw\_repository

6. When done, click **OK**.

**NOTE**: The local repository was not saved in the SDK workspace due to a limitation of the SDK's scripting mode.

Now that the SDK workspace is correctly configured, the hardware and software can be loaded and executed on the hardware.

7. In the SDK menu, select Xilinx Tools => Load FPGA

<u>www.microzed.org</u> Page **11** of **21** 





Figure 13 - SDK - Program FPGA

- 8. Click the **Program** button.

  It will take approximately 10 seconds to program the bitstream to hardware
- Right-click fmc\_imageon\_gs\_app and select Run as => Run Configurations.
- 10. Click Xilinx C/C++ Application (GDB) and click New launch configurations.
- 11. The new run configuration is created named **fmc\_imageon\_gs\_app Debug**The configurations associated with application are pre-populated in the main tab of these launch configurations
- 12. Click on the **Application** tab
- 13. Next to the Application: edit box, click the **Search** button.
- 14. Select the **fmc\_imageon\_gs\_app.elf** application, then click **OK**.
- 15. Click **Apply** and then **Run**.

<u>www.microzed.org</u> Page **12** of **21** 

#### FMC-IMAGEON + VITA-2000 Getting Started Design Tutorial v2015 4



#### 25 February 2016

- 16. If you get a Reset Status dialog box indicating that the current launch will reset the entire system, click **OK**.
- 17. You should see text on the serial console, as shown in the next section.

If you have a VITA-2000 camera module, you will observe the content captured by the VITA-2000-C image sensor on the DVI/HDMI monitor.

You have successfully executed the FMC-IMAGEON + VITA-2000 getting started design on hardware !

www.microzed.org Page 13 of 21



#### Using the text based serial console

1. Once the design is running on hardware, you should see something similar to the following on your serial console:

```
FMC-IMAGEON
       Getting Started Design
FMC-IMAGEON Initialization ...
Video Clock Synthesizer Configuration ...
HDMI Output Initialization ...
FMC-IMAGEON VITA Receiver Initialization ...
FMC-IMAGEON VITA SPI Config for 10MHz ...
FMC-IMAGEON VITA Initialization ...
FMC-IMAGEON VITA Configuration for 1080P60 timing ...
VITA Status =
       Image Width = 1920
       Image Height = 1080
      Frame Rate = 60 frames/sec
      CRC Status = 0
CFA Initialization
VDMA 0 Initialization
VDMA 1 Initialization
OSD Initialization (hdmi=0x00, cam=0xFF)
______
        FMC-IMAGEON
Getting Started Design
General Commands:
      help Print the Top-Level menu Help Screen
      verbose on Enable verbose
      verbose off Disable verbose
Getting Started Commands
      start start and select video source (hdmi|cam)
FMC IMAGEON GS>
```

Figure 14 - FMC-IMAGEON Getting Started Design - Serial Console Output

www.microzed.org Page **14** of **21** 



If you have a VITA-2000-C camera module, you will observe the content captured by the VITA-2000-C image sensor on the DVI/HDMI monitor. If you do not have a camera module, you will see green content, the default value of pixels in the camera frame buffer.

#### **Getting Help for commands**

At any time, you can type the "help" command to display the list of commands supported by the demonstration.

For more detailed information on a particular command, type the command followed by the "help" argument as follows:

<u>www.microzed.org</u> Page **15** of **21** 





#### Starting the HDMI video pipeline

To enable the HDMI pipeline (HDMI input => HDMI output), press the "start hdmi" command. This will initialize the HDMI input interface, the corresponding Video DMA core, as well as configure the OSD core to display the HDMI video path.

If the resolution of the video source is 1080P, the content will fill the entire 1080P resolution output.

If the resolution of the video source is less than 1080P, the video source will be displayed in the top-left portion of a 1080P resolution output.

www.microzed.org Page **16** of **21** 



#### Starting the Camera video pipeline

To enable the camera pipeline (VITA input => HDMI output), press the "start vita" command. This will initialize the VITA-2000 image sensor, the corresponding Video DMA core, as well as configure the OSD core to display the VITA-2000 video path.

#### **Enabling Verbose**

Additional verbose can be enabled with the "verbose on" command. This is useful for diagnostic purposes, when needed.

The expected output, in verbose mode, for the camera input is shown below:

```
FMC_IMAGEON_GS>start cam
start cam
Video Frame Buffer Initialization ...
FMC-IMAGEON VITA Receiver Initialization ...
FMC-IMAGEON VITA SPI Config for 10MHz ...
FMC-IMAGEON VITA Initialization ...
VITA SYNCGEN - Setting Video Timing
```

<u>www.microzed.org</u> Page **17** of **21** 



```
= hav=1920, hfp,=88, hsw=44
        HSYNC Timing
                                                           (hsp=1),
hbp=132 (x4)
                            = hav=1081, hfp,=04, hsw=05 (hsp=1),
        VSYNC Timing
hbp=300 (x4)
VITA ISERDES - Setting Training Sequence to 0x000003A6
VITA ISERDES - Setting Manual Tap to 0x00000019
VITA DECODER - Configuring Sync Codes
VITA REMAPPER - Configuring for image lines in normal mode
VITA REMAPPER - Control = 0 \times 00000001
VITA ISERDES - Asserting Reset
VITA DECODER - Asserting Reset
VITA CRC - Asserting Reset
VITA SPI Sequence 0 - Assert RESET N pin
VITA ISERDES - Releasing Reset
VITA DECODER - Releasing Reset
VITA CRC - Releasing Reset
VITA SPI Sequence 0 - Releasing RESET N pin
        VITA SPI[0x0000] => 0x5614
        VITA-2000 Sensor detected
VITA SPI Sequence 1 - Enable Clock Management - Part 1
        VITA SPI[0x0002] \le 0x0000
        VITA SPI[0x0020] \le 0x2004
        VITA SPI[0x0014] \le 0x0000
        VITA SPI[0x0011] <= 0x2113
        VITA SPI[0x001A] <= 0x2280
        VITA SPI[0x001B] \le 0x3D2D
        VITA SPI[0x0008] \le 0x0000
        VITA SPI[0x0010] \le 0x0003
VITA SPI Sequence 2 - Verify PLL Lock Indicator
        VITA SPI[0x0018] => 0x0001
VITA SPI Sequence 3 - Enable Clock Management - Part 2
        VITA SPI[0x0009] \le 0x0000
        VITA SPI[0x0020] <= 0x2006
        VITA SPI[0x0022] \le 0x0001
VITA SPI Sequence 4 - Required Register Upload
        VITA SPI[0x0029] \le 0x0000
        VITA SPI[0x0081] \Rightarrow 0xC001
        VITA SPI[0x0081] \le 0xC001
        VITA SPI[0x0041] <= 0x288B
        VITA SPI[0x0042] \le 0x53C6
        VITA SPI[0x0043] \le 0x0344
        VITA SPI[0x0044] \le 0x0085
        VITA SPI[0x0046] \le 0x4888
        VITA SPI[0x0051] <= 0x86A1
        VITA SPI[0x0080] <= 0x460F
        VITA SPI[0x00B0] <= 0x00F5
        VITA SPI[0x00B4] \le 0x00FD
        VITA SPI[0x00B5] <= 0x0144
        VITA SPI[0x00C2] <= 0x0404
        VITA SPI[0x00DA] \le 0x160B
        VITA SPI[0x00E0] \le 0x3E13
        VITA SPI[0x0187] \le 0x1010
        VITA SPI[0x01C8] <= 0x0386
VITA SPI Sequence 5 - Soft Power-Up
```

<u>www.microzed.org</u> Page **18** of **21** 



```
VITA SPI[0x0020] \le 0x2007
        VITA SPI[0x000A] <= 0x0000
        VITA SPI[0x0040] \le 0x0001
        VITA SPI[0x0048] \le 0x0203
        VITA SPI[0x0028] \le 0x0003
        VITA SPI[0x0030] \le 0x0001
        VITA SPI[0x0070] \le 0x0007
VITA ISERDES - Asserting Reset
VITA DECODER - Asserting Reset
VITA CRC - Asserting Reset
VITA ISERDES - Releasing Reset
VITA DECODER - Releasing Reset
VITA CRC - Releasing Reset
VITA ISERDES - Status = 0x61610100
VITA ISERDES - Status = 0x61610100
VITA ISERDES - Waiting for CLK RDY to assert
VITA ISERDES - Status = 0x61610100
VITA ISERDES - Align Start
VITA ISERDES - Waiting for ALIGN BUSY to assert
VITA ISERDES - Status = 0 \times 61610304
VITA ISERDES - Waiting for ALIGN BUSY to de-assert
VITA ISERDES - Status = 0x61610100
VITA ISERDES - Enabling FIFO enable
VITA DECODER - Enabling Sync Channel Decoder
VITA DECODER - Control = 0 \times 000000002
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0x0000000F
VITA CRC - Status = 0x0000000F
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0x0000000F
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0 \times 00000000F
VITA CRC - Status = 0x0000000F
VITA CRC - Status = 0 \times 00000000F
VITA SPI Sequence 6 - Enable Sequencer
        VITA SPI[0x00C0] \Rightarrow 0x0000
                             0x0001
        VITA SPI[0x00C0] <= 0x0001
        VITA SPI[0x00C1] => 0x0000
                             0xFF00
        VITA SPI[0x00C1] \le 0x0000
FMC-IMAGEON VITA Configuration for 1080P60 timing ...
VITA 1080P60 - Disable Sequencer
        VITA SPI[0x00C0] <= 0x0000
VITA 1080P60 - Adjust line spacing in VITA
        VITA SPI[0x00C1] \le 0x0400
        VITA SPI[0x00C0] <= 0x0040
     1080P60 - Tolerate 6 lines of jitter (required for
VTTA
programmable exposure)
        VITA REG[0x005C] <= 0x00000CE4
VITA 1080P60 - Adjust line spacing in sync generator
        VITA REG[0x0060] <= 0x00580780
        VITA REG[0x0064] \le 0x0094802C
```

www.microzed.org Page 19 of 21



```
VITA 1080P60 - Adjust frame spacing in VITA
        VITA SPI[0x00C7] \le 0x0001
        VITA SPI[0x00C8] <= 0x0000
        VITA SPI[0 \times 0002] <= 0 \times 0000
VITA 1080P60 - Adjust frame spacing in sync generator
        VITA REG[0x0068] <= 0x00040438
        VITA REG[0x006C] <= 0x00248005
VITA 1080P60 - Crop ROI0 from 1920x1200 to 1920x1080
        VITA\_SPI[0x0101] \leftarrow 0x003C
        VITA SPI[0x0102] \le 0x0474
VITA 1080P60 - Disable auto-exposure
        VITA SPI[0x00A0] \le 0x0010
VITA 1080P60 - Enable trig generator
        VITA REG[0x00E4] <= 0x000970FC
        VITA REG[0x00E8] <= 0x0000F1B2
        VITA REG[0x00EC] <= 0x00000001
        VITA REG[0x00E0] <= 0x31000011
        VITA REG[0x00E0] <= 0x30000011
VITA 1080P60 - Exposure related settings
        VITA SPI[0x00C2] <= 0x0400
        VITA SPI[0x0029] \le 0x0700
VITA 1080P60 - Enable sequencer
        VITA SPI[0x00C0] \Rightarrow 0x0040
        VITA SPI[0x00C0] \le 0x0071
VITA Status =
        Image Width = 1920
        Image Height = 1080
        Frame Rate = 60 \text{ frames/sec}
        CRC Status = 0
VITA DECODER - Reading Statistics
        Black Lines = 1
        Image Lines = 1080
        Black Pixels = 1920
        Image Pixels = 1920
        Frames = 174 Windows = 1
        Start Lines = 193707
        End Lines = 193708
        (End-Start) = 1
                     = 618749
        Clocks
VITA CRC - Status = 0 \times 000000000
CFA Initialization
VDMA 0 Initialization
VDMA 1 Initialization
OSD Initialization (hdmi=0x00, cam=0xFF)
FMC IMAGEON GS>
```

www.microzed.org Page **20** of **21** 





## **Revision History**

| Date        | Version   | Revision                     |
|-------------|-----------|------------------------------|
| 09 Sep 2015 | 2014.4.01 | Release to microzed.org site |
| 21 Nov 2015 | 2015.2.01 | Update to Vivado 2015.2      |
| 24 Feb 2016 | 2015.4.01 | Update to Vivado 2015.4      |

www.microzed.org Page **21** of **21**